IMPORTANT: Besides your calculator and the sheets you use for calculations you are only allowed to have an A4 sized "copy sheet" during this exam. Notes, problems and alike are not permitted. Please submit your "copy sheet" along with your solutions. You may get your "copy sheet" back after your solutions have been graded. **Do not forget to write down units!** 

## ELE222E INTRODUCTION TO ELECTRONICS (20748) Midterm Exam #1 / 17 March 2008 © 10.00-12.00 İnci ÇİLESİZ, PhD, Başak BAŞYURT, MSE

- 1. Assume you are to create a diode using n- and p-typed doped silicon with the following doping parameters:  $N_D = 3 \ 10^{17} \ / cm^3$ , and  $N_A = 10^{15} \ / cm^3$ .
  - a. Find the barrier voltage and saturation current for a junction area of 0,1 mm<sup>2</sup>. (7 points)
  - b. Calculate the specific conductivities of n- and p-type doped silicon. (6 points)
  - c. Determine the depletion zone width in unbiased state, when the junction is reverse biased at 3,5 V and when it is forward biased at 0,35 V. (6 points)
  - d. Calculate the junction capacitances for the cases in (c). (6 points)

$$L_n$$
 = 10  $\mu m,~L_p$  = 5  $\mu m,~\mu_n$  = 1400  $cm^2/Vs,~\mu_p$  = 500  $cm^2/Vs.~n_i$  = 1.5  $10^{10}~1/cm^3,~q$  = 1.602  $10^{\text{-}19}$  C,  $\epsilon_r$  = 12,  $\epsilon_o$  = 8.85  $10^{\text{-}12}$  F/m,  $V_T$  = 25 mV.

2. Consider the circuit on the right. Study and plot the output voltage  $V_o$  as a function of the input voltage  $V_i$  over the range -10V to +10V. You may assume the diodes are ideal, i.e.,  $V_D = 0$  V when they are forward biased. (25 points)



- You may assume the diodes are ideal, i.e.,  $V_D = 0$  forward biased. (25 points)

  3. St
  - 3. Study DC characteristics of the 3-stage BJT amplifier circuit on the left for  $|V_{BE}| = 0.6 \text{ V}$ ,  $h_{FE} = 100$ .
    - a. Design a current source like that shown below that will provide 0,5 mA biasing current to the differential stage. (10 points)



- $+V_{CC} = +10V$   $T_1$   $T_2$   $T_{ref}$   $T_{ref}$
- b. How should  $R_{C3}$  be chosen, such that, waveform distortion at the output  $V_o$  is minimum and symmetrical, i.e.  $V_o = 0V$ ? (20 points)
- 4. The MOS transistors shown on the right have the following parameters:

 $|V_{th}|=2$  V,  $\mu_n C_{ox}(W/L)=\mu_p C_{ox}(W/L)=2$  mA/V<sup>2</sup>. Determine the source resistances, such that, when the MOS transistors are working in saturation  $I_D=1$  mA. (20 points)



## **SOLUTIONS:**

1. Using Einstein Equation , i.e.,  $D_{p/n} = V_T \cdot \mu_{p/n}$ , we find  $D_p = \underline{12.5 \text{ cm}^2/s}$  and  $D_n = \underline{35 \text{ cm}^2/s}$ .

$$\text{a.} \quad V_{\scriptscriptstyle B} = V_{\scriptscriptstyle T} \cdot \ln \! \left( \frac{N_{\scriptscriptstyle A} \cdot N_{\scriptscriptstyle D}}{n_{\scriptscriptstyle i}^2} \right) = \underline{\text{698 mV}}; \ I_{\scriptscriptstyle o} = A \cdot q \cdot n_{\scriptscriptstyle i}^2 \cdot \left\lceil \frac{D_{\scriptscriptstyle p}}{L_{\scriptscriptstyle p} N_{\scriptscriptstyle D}} + \frac{D_{\scriptscriptstyle n}}{L_{\scriptscriptstyle n} N_{\scriptscriptstyle A}} \right\rceil = \underline{\text{1,26 pA}}$$

b. 
$$\sigma_p = q \cdot \left(\frac{n_i^2}{N_A} \mu_n + N_A \mu_p\right) \cong q N_A \mu_p = \underline{0.08 / (\Omega \text{ cm})}$$

$$\sigma_n = q \cdot \left(N_D \mu_n + \frac{n_i^2}{N_D} \mu_p\right) \cong q N_D \mu_n = \underline{67.3 / (\Omega \text{ cm})}$$

c. unbiased 
$$w_{dep} = \sqrt{\frac{2 \cdot \varepsilon_o \cdot \varepsilon_r \cdot V_B}{q}} \left(\frac{1}{N_A} + \frac{1}{N_D}\right) = \underline{0,96 \ \mu m}$$
 with reverse bias at 3,5 V,  $w_{dep} = \sqrt{\frac{2 \cdot \varepsilon_o \cdot \varepsilon_r \cdot \left(V_B + V_{bias}\right)}{q}} \left(\frac{1}{N_A} + \frac{1}{N_D}\right) = \underline{2,36 \ \mu m}$  with forward bias at 0,35 V,  $w_{dep} = \sqrt{\frac{2 \cdot \varepsilon_o \cdot \varepsilon_r \cdot \left(V_B - V_{bias}\right)}{q}} \left(\frac{1}{N_A} + \frac{1}{N_D}\right) = \underline{0,68 \ \mu m}$ 

d. Thus, 
$$C = \varepsilon_o \cdot \varepsilon_r \frac{A}{w} = \begin{cases} \frac{11,02\,pF, unbiased}{4,49\,pF, reverse @ 3,5V} \\ \frac{15,61\,pF}{2}, forward @ 0,35V \end{cases}$$

- 2. The circuit has to be analyzed in three parts. The plot is placed at the bottom.
  - a.  $-10 \text{ V} < V_{in} < 2 \text{ V}$ : Both the regular diode and the Zener diode are forward biased. As they are ideal, they effectively create electrical shorts. That is,
    - The 10k resistor at the input is directly connected to the output and the 2V power supply.
    - ii.  $V_o = 2 V$
  - b.  $+5V < V_{in} < +10 V$ : Both the regular diode and the Zener diode are reverse biased.
    - i. the Zener diode is in the Zener zone and 3 V drops across it.
    - ii. the regular diode is in cut off.
    - iii. current flows over 10k resistor on the left, the Zener diode and 10k resistor on the right. Thus  $I=\frac{V_i-V_Z-2V}{20k}$
    - iv.  $V_o = 2V + 10k * I$  . If this current changes linearly, then  $V_o$  changes linearly.
  - c.  $2 V < V_{in} < +5 V$ : Both the regular diode and the Zener diode are reverse biased, yet, the Zener diode is not in Zener zone.
    - i. no current flows over  $R_1$ , the Zener diode, the regular diode and  $R_2$ .  $V_0 = 2 \text{ V}$



3.

a. 
$$R_{ref} = \frac{V_{CC} - V_{EB1}}{I_{ref}} = \frac{15V - 0.6V}{0.5mA} = \frac{28k8}{0.5mA}$$
 However, we also need to make sure that T<sub>2</sub>

operates in the normal operating region, i.e.,  $V_{C2} < V_{B2}$ . The current mirror is connected to the common emitters of  $T_1$  and  $T_2$ . The emitter voltage of the differential stage is

$$V_E = V_B + V_{EB} = 0 + 0.6 V = 0.6 V.$$

On the other hand  $V_{B2} = V_{CC} - V_{BE1} = 10v - 0,6 V = 9,4 V > 0,6 V$ . This satisfies the condition  $V_{C2} < V_{B2}$ .

b. From the loop of 22k resistance connected to the collector of  $T_4$ ,  $V_{BE5}$  and the 2k2 resistor:

$$-22k*(I_{C4} - I_{B5}) + V_{BE5} + 2k2*(1 + h_{FE5})I_{B5} = 0 \quad I_{C4} = \frac{I_{ref}}{2} \cdot \frac{h_{FE}}{h_{FE} + 1} = \underbrace{0.247mA}_{C5}$$

$$I_{C5} = h_{FE5} \frac{22k*I_{C4} - V_{BE5}}{(h_{FE5} + 1)2k2 + 22k} = 100 \frac{22k*0.25mA - 0.6V}{(100 + 1)2k2 + 22k} = \underbrace{\frac{1.98mA}{1.98mA}}_{C5}$$

Since 
$$V_0 = +V_{CC} - R_{C3} * I_{C5} = 0V$$
 we find  ${\rm R_{C3}} = {7 {\rm k55} \over 2}$  .

<u>Hereby note</u> we did NOT neglect the base currents of the differential stage because  $h_{FE}$  is only 100!

4. Let's first take the circuit with NMOS:

$$I_{D} = \frac{\mu_{n} C_{ox}}{2} \frac{W}{L} \left[ V_{GS} - V_{th} \right]^{2} \Rightarrow V_{GS} = V_{th} \pm \sqrt{\frac{I_{D}}{\frac{\mu_{n} C_{ox}}{2} \frac{W}{L}}} = 2V \pm \sqrt{\frac{1mA}{1mA/V^{2}}} = \begin{cases} 3V \\ 1V \end{cases}$$

Since  $V_{\scriptscriptstyle GS} \geq V_{\scriptscriptstyle th}$  for channel creation,  $V_{\scriptscriptstyle GS} = \underline{\underline{3V}}$  .

As 
$$V_G = 0V \Rightarrow V_S = V_G - V_{GS} = -3V$$
 thus  $R_S = \frac{V_S - (-5V)}{1mA} = \underline{2k}$ 

Now the circuit with PMOS:

$$\overline{I_{D} = \frac{\mu_{p} C_{ox}}{2} \frac{W}{L} [V_{GS} - V_{th}]^{2}} \Rightarrow V_{GS} = V_{th} \pm \sqrt{\frac{I_{D}}{\frac{\mu_{n} C_{ox}}{2} \frac{W}{L}}} = -2V \pm \sqrt{\frac{1mA}{1mA/V^{2}}} = \begin{cases} -1V \\ -3V \end{cases}$$

Since  $V_{\rm GS} \leq V_{\rm th}$  for channel creation,  $V_{\rm GS} = -\underline{\underline{3V}}$  .

As 
$$V_G = 0V \Rightarrow V_S = V_G - V_{GS} = +3V$$
 thus  $R_S = \frac{+5V - 3V}{1mA} = \underline{2k}$